Global Sources
EE Times-Asia
Stay in touch with EE Times Asia
?
EE Times-Asia > Embedded
?
?
Embedded??

MCUs deliver 32bit performance at 16bit code

Posted: 05 Nov 2009 ?? ?Print Version ?Bookmark and Share

Keywords:MIPS core? microcontroller? MCU? flash memory?

MIPS Technologies Inc. has upgraded two of its cores and introduced a new instruction set architecture, expanding its presence in 32bit microcontrollers and leveraging its strength in wired consumer systems to attack sockets in wireless devices.

The company disclosed details of a new M14K core, an upgrade of its M4K core for MCUs and a new M14Kc core, an upgrade of its M4KE used in more sophisticated consumer systems. Both support as an option a new microMips instruction set that the company claims provides 32bit performance at 16bit code compression levels.

The company is hungry for growth. Its revenues flattened, royalties declined and profits largely evaporated since 2007. In its most recent quarterly results announced last week, MIPS did eke out a small profit and see revenue growth from the prior quarter, albeit still down from a year ago.

"We are optimistic that we have passed the low point in revenues," said John Bourgoin, MIPS CEO, in a prepared statement at that time.

The 14K core, and the promise of a 35 percent reduction in code size using the new microMips instructions, could help the company ride a wave of expected growth in the 32bit microcontroller market. Semico Research forecasts the microcontroller market overall will see 14.9 percent growth next year and the 32bit slice of it will jump 30.3 percent from 2009.

Today MIPS has a market share measured in single digits for the highly competitive 32bit controller market thanks to its licensees MicroChip, NEC and Toshiba. Those three companiesalong with Renesas, Freescale and Infineondominate the microcontroller market with mainly proprietary architectures today.

Like MIPS, ARM also aims to replace many of those proprietary controllers with standard products. ARM already has about a 25 percent market share in controllers according to Semico thanks to designs based on its M3 and other cores.

MIPS "needs to expand in the 32bit microcontroller area, and the code compression will be a critical element helping them with that," said Tony Massimini, a senior analyst with Semico.

The new cores sport the same pipeline structure as the parts they replace, but they include decoders for both existing MIPs 32bit and the new microMips instructions. MIPS's existing 16bit instruction set offered code compression but performance fell below 32bit levels.

Eight software companies said that will support the microMips instruction set, although none announced when they will have products ready for it. They include RTOS and Linux OS providers such as ExpressLogic, Mentor Graphics, Micrium and Montavista as well as tool providers such as CodeSourcery, Carbon Design and Imperas.

MIPS is sampling early versions of the cores to partners before the end of the year. General availability is expected before April, and chips using the cores likely will roll out in 2011.

The M14K is generally targeted at use with flash memory. The 14Kc has a full memory management unit with translation look-aside buffer needed to support virtual memory and thus run full OS such as Linux and Android.

Both cores reduce interrupt latency to about 21 cycles, down from 30 cycles, thanks added hardware and new software, enhancing real-time performance. In addition, the 14K sports a pre-fetch buffer to accelerate flash performance as much as four times over the previous generation.

- Rick Merritt
EE Times

For application notes on microcontrollers click here.





Article Comments - MCUs deliver 32bit performance at 16...
Comments:??
*? You can enter [0] more charecters.
*Verify code:
?
?
Webinars

Seminars

Visit Asia Webinars to learn about the latest in technology and get practical design tips.

?
?
Back to Top