Global Sources
EE Times-Asia
Stay in touch with EE Times Asia
?
EE Times-Asia > Controls/MCUs
?
?
Controls/MCUs??

ARM CTO calls for architecture scaling for 2020 soln's

Posted: 30 May 2012 ?? ?Print Version ?Bookmark and Share

Keywords:microprocessors? Internet of Things? microcontrollers?

Anticipating the propagation of the Internet of things, Mike Muller, chief technology officer at ARM Ltd, discussed the needs for architecture scaling at the annual IMEC Technology Forum in Brussels, Belgium.

In his keynote, Muller compared the original ARM design of 1983 to that of today's microprocessors. Major advances have been made regarding systems, hardware, operating systems and applications but he outlined the needs of architecture scaling for 2020 solutions from tiny embedded sensors through to cloud based servers which together enable the Internet of things.

Muller provided a quick overview of the PC, from the very start when it was a hobby to when it became "the" platform for computing. "Then, we saw the beginning of the mobile dawn and mobile voice with the transition to 32bit microcontrollers, meaning the advent of clean architecture," he said.

Rise and fall of personal computing

Source: ARM and Asymco

Technology scaling has enabled performance improvements but in parallel power is becoming a primary constraint in the current designs, especially as we move toward an increasingly connected world.

NTC

Near-Threshold Computing (NTC)
Source: ARM

Muller noted that operating in the sub-threshold yields large power gains at the expense of performance but he rapidly moved to Near-Threshold Computing (NTC), a design space where the supply voltage tends to equal the threshold voltage of the transistors. In contrast with sub-threshold conduction, NTC provides significant power savings without compromising on the performance.

Seeking the utmost in power reduction, Muller stated: "In the energy scavenging world, you don't have the energy to do what you have to do. Run fast and stop is the easiest way. For aggressive power reduction, run fast and then power gate is most efficient but with a slow clock comes the need to control intra-cycle leakage. Sub-clock power gating minimizes leakage for slow clocks but you need to recalculate the logic on each new clock cycle."

Muller then proposed the sub-clock power-gating technique for reducing leakage power in digital circuits. The technique works concurrently with voltage and frequency scaling and power reduction is achieved by power gating within the clock cycle during active mode unlike traditional power gating within the clock cycle during idle mode. ARM Cortex-M0 65nm proved 25x more energy efficient.

ARM Cortex-M0 65nm

Source: ARM

In 2020, Muller said, the Internet of things will represent 100 billion units, and the mobile industry has a direct impact on the hardware software value chain.

Software still uses the same 1986 technology of compilers, noted Muller. "The software is moving to frameworks and new languagesAgile, HTML5, Ruby on rails, Java, JavaScript, UML, Android. We have done compilers and have no idea what's next. I don't see anything approaching a revolution. I see no relevant solution except massive system reuse. We are going to have to go to the hardware world and bring software."

- Anne-Fran?oise Pele
??EE Times





Article Comments - ARM CTO calls for architecture scali...
Comments:??
*? You can enter [0] more charecters.
*Verify code:
?
?
Webinars

Seminars

Visit Asia Webinars to learn about the latest in technology and get practical design tips.

?
?
Back to Top