Global Sources
EE Times-Asia
Stay in touch with EE Times Asia
?
EE Times-Asia > FPGAs/PLDs
?
?
FPGAs/PLDs??

HP touts FPGA breakthrough

Posted: 18 Jan 2007 ?? ?Print Version ?Bookmark and Share

Keywords:FPGA? CMOS? 45nm? nanotechnology? Hewlett-Packard?

Hewlett-Packard Co. (HP) claimed a breakthrough that could lead to the creation of FPGAs up to eight times denserwhile using less energy for a given computationthan those currently being produced today.

The technology calls for a nanoscale crossbar switch structure to be layered on top of conventional CMOS process. The technology is called by HP a ''field programmable nanowire interconnect'' (FPNI) a variation on current FPGA technology.

The researchers presented a ''conservative'' chip model using 15nm-wide crossbar wires combined with 45nm half-pitch CMOS, which they said they believe could be technologically viable by 2010.

The company also used a model based on 4.5nm-wide crossbar wires, which they said could be ready by 2020. The 4.5nm crossbar architecture combined with 45nm CMOS would yield a hybrid FPGA about 4 percent the size of a 45nm CMOS-only FPGA. In this case, the clock speed will likely decrease and so will energy per computation.

In the FPNI approach, all logic operations are performed in the CMOS, whereas most of the signal routing in the circuit is handled by a crossbar that sits above the transistor layer, according to HP.

Since conventional FPGAs use 80 to 90 percent of their CMOS for signal routing, the FPNI circuit is much more efficient; the density of transistors actually used for performing logic is much higher and the amount of electrical power required for signal routing is decreased, according to HP.

Because of the tiny sizes of the nanowires and switches in the crossbars, the researchers said they expected defect rates to be relatively high, according to HP. However, with the crossbar interconnect it is possible to route around defects, the researchers said.

Their simulations showed that an FPNI chip with 20 percent of the nanowires broken in random locations still had an effective production yield of 75 percent and did not present significant performance compromises, which should make it economically feasible to produce, according to HP.

- Mark LaPedus
EE Times




Article Comments - HP touts FPGA breakthrough
Comments:??
*? You can enter [0] more charecters.
*Verify code:
?
?
Webinars

Seminars

Visit Asia Webinars to learn about the latest in technology and get practical design tips.

?
?
Back to Top