Circuit allows sample-and-hold amplifier test
Keywords:sampling circuit? digitizing? ADC?
A sample-and-hold amplifier uses an analog switch to connect a signal to a holding capacitor. When the switch closes, thus having low resistance, the capacitor charges to the sampled input voltage. During the hold time, when the switch has high resistance, the sampling capacitor holds the voltage until the ADC digitizes it.
During the transition from low to high switch resistance, a parasitic charge injection, mainly from the gate of the switch to the hold capacitor, continues to charge the capacitor until the switch's control voltage reaches a steady logic level. The injected charge produces an error voltage at the capacitor.
Additional errors may occur during the hold time. Leakage and bias currents in the amplifier combine with tens of picoamps of leakage current in the switch and capacitor to cause the capacitor to charge or discharge during hold time.
By applying a logic-control signal with a duty cycle of D and 1 每 D, you can measure a mean output voltage difference, [忖V_{OUT}]=[V_{OUT}每V_{IN}], which the following equations show:
[忖V_{OUT}]=V_{STAT}+ (1 每 D)V_{INJ}+?(1 每 D)^{嚙?}V_{DROPPEAK}, and [忖]=V_{STAT}+DV_{INJ}+?D嚙碾_{DROPPEAK},
where 忖V_{OUT} and 忖 are the output-voltage differences for D and 1 每 D, respectively; V_{STAT} is the steady output-voltage difference for a selected value of the reference input voltage, D is the duty cycle, V_{INJ} is the voltage pedestal, and V_{DROPPEAK} is the peak voltage drop.
Figure 1: A sample-and-hold amplifier's holding capacitor experiences a voltage drop due to leakage and bias currents plus a voltage step, which results in a difference between the amplifier's output and input voltages. |
Figure 1 shows how the voltages in the equations change over time. If you apply a complementary control waveform with a duty cycle of 25%, you can measure another dc component of the sample-and-hold amplifier's output voltage.
Finally, when the sampling switch is continuously on, you can measure the V_{STAT} voltage, which is a real dc voltage. V_{OUT} and contain a waveform superimposed onto a selected value of the reference voltage. Thus, you should measure the mean values of these voltages using a series resistor with a value of, say, 10 k(次).
Testing sample-and-hold amplifiers
Multiplying the voltage pedestal, a simple rectangular waveform, by the duty cycle yields the average value. In contrast, the voltage-drop waveform appears as a sawtooth. Its mean rises as one-half of the duty cycle squared. The peak-voltage-drop value denotes a hypothetical voltage drop at the end of a whole period, T, of the SAMPLE/ logic-control waveform.
You can use the previous equations to find the values of the voltage pedestal and the peak voltage drop. A 75% duty cycle is a convenient value.
The following equations are valid for this duty cycle:
V_{INJ}=6[忖V_{OUT}] 每 2/3[忖] 每 16/3V_{STAT}, and V_{DROPPEAK}=16[每[忖V_{OUT}]+1/3[忖]+2/3V_{STAT}].
You must find the optimal repetition rate, f_{REP}, of the logic-control signal.
As the optimal repetition rate increases, the difference in output voltage from the input is almost purely due to dc voltage offset plus the voltage pedestal:
( 每 V _{STAT})/(V_{OUT} 每 V_{STAT})＞3.
The following equation finds the maximum value for the optimal repetition rate: f_{REP}≒(0.01/4)℅1/(t_{ON} 每 t_{OFF}), where t_{ON} and t_{OFF} are the on and off times, respectively.
Related Articles | Editor's Choice |
Visit Asia Webinars to learn about the latest in technology and get practical design tips.